4M High Speed SRAM (1-Mword  $\times$  4-bit)

# **HITACHI**

ADE-203-789D (Z) Rev. 1.0 Sept. 15, 1998

#### **Description**

The HM624100H is a 4-Mbit high speed static RAM organized 1-Mword  $\times$  4-bit. It has realized high speed access time by employing CMOS process (4-transistor + 2-poly resistor memory cell) and high speed circuit designing technology. It is most appropriate for the application which requires high speed and high density memory, such as cache and buffer memory in system. The HM624100H is packaged in 400-mil 32-pin SOJ for high density surface mounting.

#### **Features**

- Single 5.0 V supply :  $5.0 \text{ V} \pm 10 \%$
- Access time 10/12/15 ns (max)
- Completely static memory
  - No clock or timing strobe required
- Equal access and cycle times
- Directly TTL compatible
  - All inputs and outputs
- Operating current: 200/180/160 mA (max)
- TTL standby current: 70/60/50 mA (max)
- CMOS standby current : 5 mA (max)
  - : 1.2 mA (max) (L-version)
- Data retention current : 0.8 mA (max) (L-version)
- Data retention voltage: 2.0 V (min) (L-version)
- Center V<sub>CC</sub> and V<sub>SS</sub> type pinout

## **Ordering Information**

| Type No.        | Access time | Package                              |
|-----------------|-------------|--------------------------------------|
| HM624100HJP-10  | 10 ns       | 400-mil 32-pin plastic SOJ (CP-32DB) |
| HM624100HJP-12  | 12 ns       |                                      |
| HM624100HJP-15  | 15 ns       |                                      |
| HM624100HLJP-10 | 10 ns       |                                      |
| HM624100HLJP-12 | 12 ns       |                                      |
| HM624100HLJP-15 | 15 ns       |                                      |

### **Pin Arrangement**



## **Pin Description**

| Pin name        | Function          |
|-----------------|-------------------|
| A0 to A19       | Address input     |
| I/O1 to I/O4    | Data input/output |
| CS              | Chip select       |
| ŌĒ              | Output enable     |
| WE              | Write enable      |
| V <sub>cc</sub> | Power supply      |
| V <sub>SS</sub> | Ground            |
| NC              | No connection     |

### **Block Diagram**



### **Operation Table**

| CS | ΘE | WE | Mode           | V <sub>cc</sub> current            | I/O    | Ref. cycle            |
|----|----|----|----------------|------------------------------------|--------|-----------------------|
| Н  | ×  | ×  | Standby        | I <sub>SB</sub> , I <sub>SB1</sub> | High-Z | _                     |
| L  | Н  | Н  | Output disable | I <sub>cc</sub>                    | High-Z | _                     |
| L  | L  | Н  | Read           | I <sub>cc</sub>                    | Dout   | Read cycle (1) to (3) |
| L  | Н  | L  | Write          | I <sub>cc</sub>                    | Din    | Write cycle (1)       |
| L  | L  | L  | Write          | I <sub>cc</sub>                    | Din    | Write cycle (2)       |

Note: x: H or L

### **Absolute Maximum Ratings**

| Parameter                                      | Symbol          | Value                            | Unit |
|------------------------------------------------|-----------------|----------------------------------|------|
| Supply voltage relative to V <sub>SS</sub>     | V <sub>cc</sub> | -0.5 to +7.0                     | V    |
| Voltage on any pin relative to V <sub>ss</sub> | V <sub>T</sub>  | $-0.5^{*1}$ to $V_{CC}+0.5^{*2}$ | V    |
| Power dissipation                              | P <sub>T</sub>  | 1.0                              | W    |
| Operating temperature                          | Topr            | 0 to +70                         | °C   |
| Storage temperature                            | Tstg            | -55 to +125                      | °C   |
| Storage temperature under bias                 | Tbias           | -10 to +85                       | °C   |

Notes: 1.  $V_T$  (min) = -2.0 V for pulse width (under shoot)  $\leq 8$  ns

2.  $V_T$  (max) =  $V_{CC}$  + 2.0 V for pulse width (over shoot)  $\leq 8$  ns

### **Recommended DC Operating Conditions** (Ta = $0 \text{ to } +70^{\circ}\text{C}$ )

| Parameter      | Symbol             | Min                | Тур | Max                     | Unit |
|----------------|--------------------|--------------------|-----|-------------------------|------|
| Supply voltage | V <sub>CC</sub> *3 | 4.5                | 5.0 | 5.5                     | V    |
|                | V <sub>SS</sub> *4 | 0                  | 0   | 0                       | V    |
| Input voltage  | V <sub>IH</sub>    | 2.2                |     | V <sub>cc</sub> + 0.5*2 | V    |
|                | V <sub>II</sub>    | -0.5* <sup>1</sup> | _   | 0.8                     | V    |

Notes: 1.  $V_{IL}$  (min) = -2.0 V for pulse width (under shoot)  $\leq$  8 ns

- 2.  $V_{IH}$  (max) =  $V_{CC}$  + 2.0 V for pulse width (over shoot)  $\leq$  8 ns
- 3. The supply voltage with all  $V_{\text{\tiny CC}}$  pins must be on the same level.
- 4. The supply voltage with all  $V_{\rm SS}$  pins must be on the same level.

## DC Characteristics (Ta = 0 to +70°C, $V_{CC}$ = 5.0 V $\pm$ 10 %, $V_{SS}$ = 0V)

| Parameter                      |             | Symbol             | Min | Typ*1 | Max   | Unit | Test conditions                                                                                                                                                                                                                                                      |
|--------------------------------|-------------|--------------------|-----|-------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input leakage current          |             | II <sub>LI</sub> I | _   | _     | 2     | μΑ   | $Vin = V_{SS}$ to $V_{CC}$                                                                                                                                                                                                                                           |
| Output leakage current         |             | II <sub>LO</sub> I | _   | _     | 2     | μΑ   | $Vin = V_{SS} to V_{CC}$                                                                                                                                                                                                                                             |
| Operation power supply current | 10 ns cycle | I <sub>cc</sub>    | _   | _     | 200   | mA   | $\frac{\text{Min cycle}}{\text{CS}} = V_{\text{IL}}, \text{ lout} = 0 \text{ mA}$ $\text{Other inputs} = V_{\text{IH}}/V_{\text{IL}}$                                                                                                                                |
|                                | 12 ns cycle | · I <sub>cc</sub>  | _   | _     | 180   |      |                                                                                                                                                                                                                                                                      |
|                                | 15 ns cycle | I <sub>cc</sub>    | _   | _     | 160   |      |                                                                                                                                                                                                                                                                      |
| Standby power supply current   | 10 ns cycle | · I <sub>SB</sub>  | _   | _     | 70    | mA   | Min cycle, $\overline{CS} = V_{IH}$ ,<br>Other inputs = $V_{IH}/V_{IL}$                                                                                                                                                                                              |
|                                | 12 ns cycle | · I <sub>SB</sub>  | _   | _     | 60    | _    |                                                                                                                                                                                                                                                                      |
|                                | 15 ns cycle | · I <sub>SB</sub>  | _   | _     | 50    |      |                                                                                                                                                                                                                                                                      |
|                                |             | I <sub>SB1</sub>   | _   | 0.1   | 5     | mA   | $ \begin{split} &f = 0 \text{ MHz} \\ &V_{\text{CC}} \geq \overline{\text{CS}} \geq V_{\text{CC}} \text{ - 0.2 V}, \\ &(1) \text{ 0 V} \leq \text{Vin} \leq 0.2 \text{ V or} \\ &(2)  V_{\text{CC}} \geq \text{Vin} \geq V_{\text{CC}} \text{ - 0.2 V} \end{split} $ |
|                                |             |                    | *2  | 0.1*2 | 1.2*2 |      |                                                                                                                                                                                                                                                                      |
| Output voltage                 |             | V <sub>OL</sub>    | _   | _     | 0.4   | V    | I <sub>OL</sub> = 8 mA                                                                                                                                                                                                                                               |
|                                |             | V <sub>OH</sub>    | 2.4 | _     | _     | V    | $I_{OH} = -4 \text{ mA}$                                                                                                                                                                                                                                             |

Notes: 1. Typical values are at  $V_{cc} = 5.0 \text{ V}$ ,  $Ta = +25^{\circ}\text{C}$  and not guaranteed.

2. This characteristics is guaranteed only for L-version.

## Capacitance (Ta = +25°C, f = 1.0 MHz)

| Parameter                  | Symbol           | Min | Тур | Max | Unit | Test conditions |
|----------------------------|------------------|-----|-----|-----|------|-----------------|
| Input capacitance*1        | Cin              | _   | _   | 6   | pF   | Vin = 0 V       |
| Input/output capacitance*1 | C <sub>I/O</sub> | _   | _   | 8   | pF   | $V_{I/O} = 0 V$ |

Note: 1. This parameter is sampled and not 100% tested.

AC Characteristics (Ta = 0 to +70°C,  $V_{CC}$  = 5.0 V  $\pm$  10 %, unless otherwise noted.)

### **Test Conditions**

Input pulse levels: 3.0 V/0.0 VInput rise and fall time: 3 ns

Input and output timing reference levels: 1.5 V

• Output load: See figures (Including scope and jig)



### **Read Cycle**

#### HM624100H

|                                    |                  | -10 |     | -12 |     | -15 |     |      |       |
|------------------------------------|------------------|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                          | Symbol           | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Read cycle time                    | t <sub>RC</sub>  | 10  | _   | 12  | _   | 15  | _   | ns   |       |
| Address access time                | t <sub>AA</sub>  | _   | 10  | _   | 12  | _   | 15  | ns   |       |
| Chip select access time            | t <sub>ACS</sub> | _   | 10  | _   | 12  |     | 15  | ns   |       |
| Output enable to outpput valid     | t <sub>OE</sub>  | _   | 5   | _   | 6   | _   | 7   | ns   |       |
| Output hold from address change    | t <sub>oH</sub>  | 3   | _   | 3   | _   | 3   | _   | ns   |       |
| Chip select to output in low-Z     | t <sub>CLZ</sub> | 3   | _   | 3   | _   | 3   | _   | ns   | 1     |
| Output enable to output in low-Z   | t <sub>OLZ</sub> | 0   | _   | 0   | _   | 0   | _   | ns   | 1     |
| Chip deselect to output in high-Z  | t <sub>CHZ</sub> | _   | 5   | _   | 6   | _   | 7   | ns   | 1     |
| Output disable to output in high-Z | t <sub>OHZ</sub> | _   | 5   | _   | 6   | _   | 7   | ns   | 1     |

ns

ns

ns

ns

ns

1

1

1

#### Write Cycle

**Parameter** 

Write cycle time

Write pulse width

Address setup time

Write recovery time

Address valid to end of write

Chip select to end of write

Data to write time overlap

Data hold from write time

Write disable to output in low-Z

Output disable to output in high-Z

Write enable to output in high-Z

|                 | HM624100H |     |     |     |     |     |      |           |
|-----------------|-----------|-----|-----|-----|-----|-----|------|-----------|
|                 | -10       |     | -12 |     | -15 |     |      |           |
| Symbol          | Min       | Max | Min | Max | Min | Max | Unit | Note<br>s |
| t <sub>wc</sub> | 10        | _   | 12  | _   | 15  | _   | ns   |           |
| t <sub>AW</sub> | 7         | _   | 8   | _   | 10  | _   | ns   |           |
| t <sub>cw</sub> | 7         | _   | 8   | _   | 10  | _   | ns   | 9         |
| t <sub>wP</sub> | 7         | _   | 8   | _   | 10  | _   | ns   | 8         |
| t <sub>AS</sub> | 0         | _   | 0   | _   | 0   | _   | ns   | 6         |
| t <sub>wR</sub> | 0         | _   | 0   | _   | 0   | _   | ns   | 7         |

0

3

7

6

6

1. Transition is measured ±200 mV from steady voltage with Load (B). This parameter is sampled and not 100% tested.

5

0

3

- 2. Address should be valid prior to or coincident with  $\overline{\text{CS}}$  transition low.
- 3. WE and/or CS must be high during address transition time.

 $t_{\scriptscriptstyle DW}$ 

 $t_{DH}$ 

 $t_{ow}$ 

 $t_{OHZ}$ 

4. if  $\overline{CS}$  and  $\overline{OE}$  are low during this period, I/O pins are in the output state. Then, the data input signals of opposite phase to the outputs must not be applied to them.

5

5

0

3

- 5. If the  $\overline{CS}$  low transition occurs simultaneously with the  $\overline{WE}$  low transition or after the  $\overline{WE}$ transition, output remains a high impedance state.
- 6.  $t_{AS}$  is measured from the latest address transition to the later of  $\overline{CS}$  or  $\overline{WE}$  going low.
- 7.  $t_{wR}$  is measured from the earlier of  $\overline{CS}$  or  $\overline{WE}$  going high to the first address transition.
- 8. A write occurs during the overlap of a low  $\overline{\text{CS}}$  and a low  $\overline{\text{WE}}$ . A write begins at the latest transition among CS going low and WE going low. A write ends at the earliest transition among  $\overline{\text{CS}}$  going high and  $\overline{\text{WE}}$  going high.  $t_{\text{WP}}$  is measured from the beginning of write to the end of
- 9.  $t_{cw}$  is measured from the later of  $\overline{CS}$  going low to the end of write.

## **Timing Waveforms**

Read Timing Waveform (1)  $(\overline{WE} = V_{IH})$ 



Read Timing Waveform (2)  $(\overline{WE}=V_{IH},\overline{CS}=V_{IL},\overline{OE}=V_{IL})$ 



## Read Timing Waveform (3) $(\overline{WE}=V_{IH},\overline{CS}=V_{IL},\overline{OE}=V_{IL})^{*2}$



### Write Timing Waveform (1) ( $\overline{\text{WE}}$ Controlled)



## Write Timing Waveform (2) $(\overline{CS} \text{ Controlled})$



## Low $V_{CC}$ Data Retention Characteristics (Ta = 0 to +70°C)

This characteristics is guaranteed only for L-version.

| Parameter                            | Symbol           | Min | Typ*1 | Max | Unit | Test conditions                                                                                                                                                                                       |
|--------------------------------------|------------------|-----|-------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>cc</sub> for data retention   | $V_{DR}$         | 2.0 | _     | _   | V    | $V_{CC} \ge \overline{CS} \ge V_{CC} - 0.2 \text{ V}$<br>(1) $0 \text{ V} \le \text{Vin} \le 0.2 \text{ V}$ or<br>(2) $V_{CC} \ge \text{Vin} \ge V_{CC} - 0.2 \text{ V}$                              |
| Data retention current               | CCDR             | _   | 50    | 800 | μΑ   | $V_{CC} = 3 \text{ V}, V_{CC} \ge \overline{\text{CS}} \ge V_{CC} - 0.2 \text{ V}$<br>(1) $0 \text{ V} \le \text{Vin} \le 0.2 \text{ V or}$<br>(2) $V_{CC} \ge \text{Vin} \ge V_{CC} - 0.2 \text{ V}$ |
| Chip deselect to data retention time | t <sub>CDR</sub> | 0   |       |     | ns   | See retention waveform                                                                                                                                                                                |
| Operation recovery time              | t <sub>R</sub>   | 5   | _     | _   | ms   | _                                                                                                                                                                                                     |

Note: 1. Typical values are at  $V_{cc} = 3.0 \text{ V}$ ,  $Ta = +25^{\circ}\text{C}$ , and not guaranteed.

### Low $\boldsymbol{V}_{CC}$ Data Retention Timing Waveform



### **Package Dimensions**

### HM624100HJP/HLJP Series (CP-32DB)



#### **Cautions**

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

## IITACHI

Semiconductor & IC Div.

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109

**URL** NorthAmerica http:semiconductor.hitachi.com/ Europe http://www.hitachi-eu.com/hel/ecg

http://www.has.hitachi.com.sg/grp3/sicd/index.htm http://www.hitachi.com.tw/E/Product/SICD\_Frame.htm Asia (Singapore) Asia (Taiwan) Asia (HongKong) http://www.hitachi.com.hk/eng/bo/grp3/index.htm

Japan http://www.hitachi.co.ip/Sicd/indx.htm

#### For further information write to:

Hitachi Semiconductor (America) Inc. 2000 Sierra Point Parkway Brisbane, CA 94005-1897 Tel: <1> (800) 285-1601 Fax: <1> (303) 297-0447

Hitachi Europe GmbH Electronic components Group Dornacher Straße 3 D-85622 Feldkirchen, Munich Germany

Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00 Hitachi Europe Ltd.

Electronic Components Group. Whitebrook Park Lower Cookham Road Maidenhead

Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 778322

Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533

Hitachi Asia Ltd. Taipei Branch Office 3F. Hung Kuo Building, No.167 Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666 Fax: <886> (2) 2718-8180

Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsui, Kowloon, Hong Kong

Tel: <852> (2) 735 9218 Fax: <852> (2) 730 0281 Telex: 40815 HITEC HX

Copyright © Hitachi, Ltd., 1998. All rights reserved. Printed in Japan.

### **Revision Record**

| Rev. | Date          | Contents of Modification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Drawn by    | Approved by |
|------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|
| 0.0  | Jun. 4, 1997  | Initial issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Y. Saitoh   | A. Ide      |
| 0.1  | Nov. 20, 1997 | Change of subtitle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | K. Makuta   | K. Makuta   |
| 0.2  | Dec. 5, 1997  | Features Addition of Operating current Addition of TTL standby current Addition of CMOS standby current Addition of Data retention current Addition of Data retention voltage Change of Block Diagram Absolute Maximum Ratings $P_{T}$ : 1.0/1.5 W to 1.0 W Change of notes Recommended DC Operating Conditions Change of notes DC Characteristics $I_{CC}$ (max): 240/200/190 mA to 170/150/130 mA $I_{SB}$ (max): 100/100/100 mA to 70/60/50 mA $I_{SB1}$ (max): 10/1 mA to 5/1 mA Test conditions $I_{CC}$ and $I_{SB}$ : Addition of Min cycle Test conditions $I_{SB1}$ : Addition of $f = 0$ MHz AC Characteristics Change of Output load (A) $I_{CE}$ , $I_{CW}$ and $I_{CW}$ (max): 5/6/8 ns to 5/6/7 ns $I_{CW}$ (min): 5/6/8 ns to 5/6/7 ns $I_{CW}$ and $I_{WHZ}$ (max): 5/6/8 ns to 5/6/7 ns $I_{CCDR}$ : —/2/300 μA to —/—/300 μA | T. Fukazawa | K. Makuta   |
| 0.3  | May. 15, 1998 | Features Change of Operating current Change of Block Diagram DC Characteristics I <sub>CC</sub> (max): 170/150/130 mA to 200/180/160 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | T. Fukazawa | K. Makuta   |
| 1.0  | Sep. 15, 1998 | Features Change of CMOS standby current (L-version) Change of Data retention current DC Characteristics I <sub>SB1</sub> (max): 5/1 mA to 5/1.2 mA I <sub>SB1</sub> (typ): —/— mA to 0.1/0.1 mA Low V <sub>CC</sub> Data Retention Characteristics I <sub>CCDR</sub> : —/—/300 μA to —/50/800 μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             |             |